Utilizza questo identificativo per citare o creare un link a questo documento: http://elea.unisa.it/xmlui/handle/10556/4300
Titolo: Project and development of hardware accelerators for fast computing in multimedia processing
Autore: Cappetta, Carmine
Reverchon, Ernesto
Licciardo, Gian Domenico
Petra, Nicola
Martina, Maurizio
Parole chiave: Image processing;Hardware accelerators;FPGA
Data: 21-feb-2019
Editore: Universita degli studi di Salerno
Abstract: The main aim of the present research work is to project and develop very large scale electronic integrated circuits, with particular attention to the ones devoted to image processing applications and the related topics. In particular, the candidate has mainly investigated four topics, detailed in the following. First, the candidate has developed a novel multiplier circuit capable of obtaining floating point (FP32) results, given as inputs an integer value from a fixed integer range and a set of fixed point (FI) values. The result has been accomplished exploiting a series of theorems and results on a number theory problem, known as Bachet’s problem, which allows the development of a new Distributed Arithmetic (DA) based on 3’s partitions. This kind of application results very fit for filtering applications working on an integer fixed input range, such in image processing applications, in which the pixels are coded on 8 bits per channel. In fact, in these applications the main problem is related to the high area and power consumption due to the presence of many Multiply and Accumulate (MAC) units, also compromising real-time requirements due to the complexity of FP32 operations. For these reasons, FI implementations are usually preferred, at the cost of lower accuracies. The results for the single multiplier and for a filter of dimensions 3x3 show respectively delay of 2.456 ns and 4.7 ns on FPGA platform and 2.18 ns and 4.426 ns on 90nm std_cell TSMC 90 nm implementation. Comparisons with state-of-the-art FP32 multipliers show a speed increase of up to 94.7% and an area reduction of 69.3% on FPGA platform. ... [edited by Author]
Descrizione: 2017 - 2018
URI: http://elea.unisa.it:8080/xmlui/handle/10556/4300
http://dx.doi.org/10.14273/unisa-2505
È visualizzato nelle collezioni:Ingegneria industriale

File in questo documento:
File Descrizione DimensioniFormato 
tesi di dottorato C. Cappetta.pdftesi di dottorato15,45 MBAdobe PDFVisualizza/apri
abstract in inglese C. Cappetta.pdfabstract in inglese a cura dell'Autore159,63 kBAdobe PDFVisualizza/apri
abstract in italiano C. Cappetta.pdfabstract in italiano a cura dell'Autore81,71 kBAdobe PDFVisualizza/apri


Tutti i documenti archiviati in DSpace sono protetti da copyright. Tutti i diritti riservati.